# Prediction and Stabilization of MOSFET Threshold Voltage by VM-APC using Factory Data Takayuki Uemura

Teruki Yoshimoto, Toshiya Okazaki, Kazuhiro Nomura, Masatoshi Ikeda, Shunsaku Yasuda, \*Yasuhito Tanaka <u>Takayuki.Uemura@jp.sony.com</u> <u>Shunsaku.Yasuda@jp.sony.com</u>

Sony Semiconductor Corporation, \*Sony Corporation

4000-1 Haramizu Kikuyo-machi, Kikuchi-gun, Kumamoto, 869-1102 Japan

Phone: +81 96 292 6115 Fax: +81 96 292 6815

# 1. Introduction

Early detection of variations in product characteristics and improvement of production yield by using virtual metrology (VM) and advanced process control (APC) with various types of semiconductor factory data attract increasing attention as a differentiation technique for production factories. We have reported some evaluation examples of VM and APC using our applied original predictive methods and algorithm.<sup>1~3)</sup>

The target characteristic of this paper is the transistor threshold voltage (Vth), which is one of the important electrical characteristic which is common to all semiconductor products. An efficient method of parameter extraction and a dynamic PLS method <sup>4</sup>) are adapted for improving the accuracy and maintainability of prediction models. We also report an evaluation example of the reduction of dispersion in Vth characteristics by VM-APC using the prediction model and selective fitting.<sup>5</sup>)

## 2. Experimental

# 2.1 MOSFET Vth

As targets of VM and VM-APC, we selected two kinds of Vth of the standard-voltage (SV) and the low-voltage (LV) transistor, which were located on the wafer surface as test element groups (TEG).

### 2.2 Data Analysis and Modeling Method

Candidates of model parameter were extracted by two data analytical flows, the first one is that used measurement data on intermediate characteristics of products (e.g., layer thickness, pattern dimensions, and superposition of lithography process) and second one is that used data on equipment use histories in the entire FEOL process (Fig. 1). In the second flow, key processes were selected according to data analytical results and engineer knowledge. Equipment signals, equipment quality control (EQC) data, and equipment use histories related to those processes were then extracted as candidate model parameters.

We built the Vth prediction model by PLS using the candidate model parameters described above. The final parameters used for the prediction model were selected by using an orthogonal array. <sup>6)</sup> The criterion for selection was the root mean squared error (RMSE) in the cross validation method.

## 3. Results and Discussion

3.1 Extraction of Key Parameters and Modeling

Table 1 shows a part of the final model parameters. The structure of an ordinary MOSFET is shown in Fig. 2.<sup>7)</sup> The extracted gate length (L), width (W) and oxide layer depth (d), which are common to both types of transistors, are important parameters for variation in transistor characteristics. That result suggests that the analysis results are consistent with device-specific knowledge. Simulation results of PLS models are shown in Fig.3. We used dynamic PLS regression models<sup>4)</sup> built with model parameters listed in Table 1 to achieve highly-accurate Vth characteristic prediction.

#### 3.2 Early Detection of Anomaly Vth Trend by VM

An example evaluation of Vth prediction and the early detection of an anomalous trend are shown in Fig. 4. By the investigation about detection of the downward trend in predicted Vth values, we confirmed an increase in the thickness of the gate oxide layer, which is one of the model parameter. This result suggests that the model can predict the Vth characteristic and thus prevent the occurrence of large quantities of defects.

#### 3.3 Reduce of variations in Vth by VM-APC

An evaluation example of VM-APC with selective fitting <sup>5)</sup> is shown in Fig. 5. We classified wafers and equipment groups used in following process into three. Wafers were classified on the basis of the Vth prediction value calculated by VM, and equipment groups were classified by the measured Vth value in historical data (e.g., High, Middle, and Low). These classification results were used to choose the optimum pairing of wafers and equipment, and wafers were processed by chosen equipment. As a result we achieved a reduction in variation in the Vth characteristic by applying VM-APC with selective fitting (Fig. 6).

#### 4. Conclusion

This paper presents VM and VM-APC for the transistor threshold voltage (Vth). Our proposed methods, parameter selection by orthogonal arrays and selective fitting, are effective for early detection of variations in Vth and stabilizing of the characteristic in the mass production line.

#### References

- 1) M. Sohn et al., 1\_2, AEC/APC Symposium North America 2011
- 2) K. Nomura et al., PC-O-018, AEC/APC Symposium Asia 2011
- 3) S. Yasuda et al., PC-O-22, AEC/APC Symposium Asia 2013
- M. Kano et al., Inferential control system of distillation compositions using dynamic partial least squares regression, J. Proc. Cont. 10, 2000
- N. Morimura, Improvement of the Probability of Success of Fit by Selective Fitting, Journal of Japan Industrial Management Association Vol.44, No.5, 1993
- 6) G. Taguchi et al., Technology development in the MT system, Japanese Standards Association, 2002
- 7) Y. Taur, T. H. Ning, Fundamentals of Modern VLSI Devices, Cambridge University Press, 2009



Fig.1 Data Analysis and Modeling Flow

| Table.1 Key Parameters of PLS Models |                              |                              |
|--------------------------------------|------------------------------|------------------------------|
| Key Parameters                       | SV Transistor Vth            | LV Transistor Vth            |
| Intermediate<br>Measurement          | Gate L                       |                              |
|                                      | Gate W                       |                              |
|                                      | Gate Oxide d                 |                              |
|                                      | -                            | Side Wall                    |
| Equipment Signal                     | Signal X                     | Signal Y                     |
| Equipment QC                         | -                            | Ion Implantation             |
|                                      | -                            | Ramp Anneal                  |
| Equipment Use<br>Histories           | Ion Implantation             |                              |
|                                      | Lithography                  | Dry Etching                  |
| The Number of<br>Model Parameters    | PLS-VIP: 7                   | PLS-VIP: 9                   |
|                                      | Orthogonal<br>Array/RMSE: 10 | Orthogonal<br>Array/RMSE: 11 |



Fig.2 Structure of PMOSFET<sup>7)</sup>



Fig.3 Simulation Results of PLS Models



Fig.4 Early Detection of Anomaly Vth and Gate Oxide Thickness Trends by VM



\*\*Prediction values of Vth by VM are calculated under the supposition that all wafers are processed by an average equipment in process X. \*\*\*Equipment groups are classified by the measured Vth value in historical data.





Fig.6 Reduce of variations in Vth by VM-APC